Contact Us   客
   服
   中
   心







IP 商城




商城 > IP 商城

   

 
  • 微IP名称: N-channel multiplexed FIR filter
  • 微IP编号: 2032968660
  • 微IP种类: Digital μIP
  • 硬体描述语言: Verilog
  • 保固: 是
  • 仿真工具: Synopsys VCS
  • 仿真工具版本:
  • 设计型式: RTL
  • GDSII在晶圆厂合并: 否
    贩售者资讯
  • 会员编号:8920988000100487
  • 卖家评价:
  • 参与评价总人数:有0人
 

1. 概述:

The IP is an N-channel multiplexed FIR filter designed for high sample rate  applications  where  hardware  resources  are  limited. The main filter core is organized as a scalable systolic array permitting the user to specify large order filters without compromising maximum attainable clock-speed.

 

Essentially the filter functions as if it were 'N' separate FIR filters.  Each input sample is multiplexed into the filter at a sample rate equal to Fs /N, 
where Fs is the sampling frequency of the main filter core.   Likewise, output samples are updated at a frequency of  Fs /N.

 

The first sample into the filter is aligned by asserting the signal X_VALID high. The signal  Y_VALID_val  is asserted with the first valid output sample. Data samples are advanced in the pipeline on the rising clock-edge of clk when en is active high.  When en is low then all data samples are stalled.  The clock-enable signal may be used to temporarily disable the filter - or possibly to modify the effective sampling frequency of the system clock.  If the clock-enable is not needed it is recommended that this signal be tied high as it will improve overall circuit performance.

 

Application

  • Dual-channel inputs such as complex valued I/Q in digital communications systems
  • High-speed filtering applications where hardware resources are limited
  • General purpose FIR filters with odd or even numbers of taps


2. 售价:

参考报价

允许多个授权 :


3. 工作频率:

500 MHz


4. 逻辑闸数:

无资料


5. 工艺:

无资料


6. 版本:

1.0