Contact Us   客
   服
   中
   心







IP 商城




商城 > IP 商城

   

 
  • 微IP名称: SPI slave in mode 3
  • 微IP编号: 789199
  • 微IP种类: Digital μIP
  • 硬体描述语言: Verilog
  • 保固: 是
  • 仿真工具: Cadence NC-Verilog
  • 仿真工具版本:
  • 设计型式: Netlist
  • GDSII在晶圆厂合并: 否
    贩售者资讯
  • 会员编号:7520023000300058
  • 卖家评价:
  • 参与评价总人数:有0人
 

1. 概述:

The Serial Peripheral Interface (SPI) bus, established by Motorola, is a synchronous serial data link. It operates in master/slave and full duplex styles. That is, when a master device initiates a transaction and communicates with a certain slave device, they exchange data bit-by-bit. Furthermore, the single master communication is applied to the SPI bus. Thus, there is always a single master device (with one or more slave devices) on it.

The SPI bus contains 4 wires, with each named SCK, MOSI, MISO and SS_n respectively. You may also find alternative naming conventions elsewhere. The following table lists their functions and directions:

The typical SPI bus architecture is designed as follows:

When the SPI master device wants to communicate with a certain slave device, it asserts the SS_n line of that slave device, and then exchange data using the MOSI and MISO lines based on the toggling SCK line.

With clock polarity (CPOL) and clock phase (CPHA) set to different values, the SPI bus can operate in 4 modes. These modes are listed in the following table, where provide means that the communicating master and slave devices provide data on the MOSI and MISO lines respectively on the other hand, capture means that the communicating master and slave devices capture data on the MISO and MOSI lines respectively:


2. 售价:

1000 点

允许多个授权 :

   - 2 ~ 5 个授权的折扣数:5 %
   - 6 ~ 10 个授权的折扣数:10 %
   - 大于 10 个授权的折扣数:15 %


3. 工作频率:

285 MHz


4. 逻辑闸数:

256 Gates


5. 工艺:

130 nm


6. 版本:

1.0