10-Bit 165 MSPS ADC in TSMC110nm |
参考报价 |
210.000 μm^2 |
165 MHz |
110 nm |
|
|
MIC_ADC10 is compact and low power 10-bit analog-to-digital converter silicon IP. This ADC uses 1.5b/stage pipelined architecture and it is optimized for low power Figure 1. BLOCK DIAGRAM and small area.
|
概述 |
PLL 800M UMC 28 nm logic and Mixed-Mode HPC process |
参考报价 |
230.000 μm^2 |
800 MHz |
28 nm |
|
|
It is a 28-nm low-power spread spectrum clock generator that supports an operating frequency ranging from 400 MHz to 800 MHz and from 200 MHz to 400 MHz.
This SSCG is programmable to perform the frequency synthesis and spread-spectrum function for the Electro Magnetic Interference (EMI) reduction in various ASIC designs.
|
概述 |
PLL 2000M UMC 28 nm logic and Mixed-Mode HPC process |
参考报价 |
230.000 μm^2 |
2 GHz |
28 nm |
|
|
A Phase-Locked Loop (PLL) circuit used to generate the high-speed clock with an operating frequency up to 2000 MHz.
This PLL is designed by using the UMC 28 nm logic and Mixed-Mode HPC process.
It can be integrated into a chip to generate an accurate clock.
|
概述 |
PLL 1600M UMC 28 nm logic and Mixed-Mode HPC process |
参考报价 |
270.000 μm^2 |
1.6 GHz |
28 nm |
|
|
A Phase-Locked Loop (PLL) with an operating frequency ranging from 200 MHz to 1600 MHz.
This PLL is designed with the UMC 28 nm logic and Mixed-Mode HPC process.
It can be integrated into a chip to generate a high-speed clock.
The embedded divide-by-4 loop divider allows users to boost the output frequency of up to 1600 MHz.
|
概述 |
12-Bit 50 MSPS ADC in IBM 180 SOI |
参考报价 |
280.000 μm^2 |
50 MHz |
180 nm |
|
|
MICIP_ADC12 is compact and low power 12-bit analog-to-digital converter silicon IP. This ADC uses 1.5b/stage pipelined architecture optimized for low power and small area.
|
概述 |
Triple 10-bit 330 MSPS Video DAC IP in TSMC 90 nm |
参考报价 |
330.000 μm^2 |
330 MHz |
90 nm |
|
|
is a 10-bit Triple DAC designed in TSMC 90 nm logic process. It consists of a current steering DAC. The DAC uses a fully differential architecture. The input data of the DAC is in 1.2 V, in unsigned format.
|
概述 |
Dual-Channel 12-bit 80 MSPS ADC IP in UMC 65 nm |
参考报价 |
450.000 μm^2 |
0.8 MHz |
65 nm |
|
|
ADC X is an ultra-compact and very low power analog-to-digital converter (ADC) IP. The 12-bit 80 MSPS Dual ADC includes an internal custom bandgap voltage reference. It is capable of supplying bias currents to other parallel ADCs. IP architecture is robust and can be ported to other
65 nm processes.The ADC uses fully differential pipeline architecture with custom low-disturbance digital correction technique which allows single supply bus for both digital and analog.
|
概述 |
12-Bit 800KSPS Low Power SAR-ADC |
参考报价 |
无资料 |
25 MHz |
180 nm |
|
|
The SAR-ADC is a low power ADC that is implemented in Successive Approximation architecture. It can provide 12-bit resolution capability with only 3V supply voltage. It accepts an analog input range from 0 to VCC and digitizes the input at a maximum sampling frequency rate of 800KHz at 5V supply voltage. This ADC also includes MUX design to select 0 of 7 analog inputs. The power dissipation is less than 5mW with 5V power supply. This SAR-ADC is implemented in SMIC 0.18μm generic CMOS technology.
|
概述 |
2.4G PLL(UMC 28nm HPC) |
参考报价 |
24.000 K μm^2 |
2.4 GHz |
28 nm |
|
|
Clock output 2.4GHz
Input clock 10 ~ 50MHz
Current consumption: < 4mA
Supply: 1.8V / 0.9V
UMC 28nm HPC
|
概述 |
14-Bit 3 MSPS ADC in GSMC110nm |
60000 点 |
32.000 K μm^2 |
3 MHz |
110 nm |
|
|
UIP_ADC14_3M_245303 is compact and low power 14-bit analog-to-digital converter silicon IP. It has 20 single-end input channel selection multiplexer or 10 differential input channels selection. This ADC uses fully differential SAR architecture optimized for low power and small area. The ADC is designed for high dynamic performance for input frequencies up to Nyquist rate. This ADC consumes 150 uA at 3 MSPS operation and occupies silicon area of 0.32 mm2 . The ADC has high immunity to substrate noise and is ideal for SoC integration.
APPLICATIONS
General purpose data acquisition
Battery monitory system
Temperature monitory system
|
概述 |